N-Channel: SMSLS831-03 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET same as Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 PDIP8 Linear Integrated Systems LS831 manufactured by Semiconix Semiconductor - Gold chip technology for known good N-Channel die, N-Channel flip chip, N-Channel die, wafer foundry for discrete semiconductors, integrated circuits and integrated passive components from Semiconix Semiconductor N-Channel: SMSLS831-03 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET same as Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 PDIP8 Linear Integrated Systems LS831 manufactured by Semiconix Semiconductor - Gold chip technology for known good N-Channel die, N-Channel flip chip, N-Channel die, wafer foundry for discrete semiconductors, integrated circuits and integrated passive components manufactured by Semiconix Semiconductor. Gold metallization for interconnections instead of aluminum or copper, for high reliability devices for system in package applications using silicon printed circuit boards, ceramic substrates or chip on board, assembled via flip chip or chip and wire. PDIP8 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831,SMSLS831-03,Dual,,N-Channel, gold,chip,goldchip,gold chip technology, known good die, flip chip, bare die, wafer foundry, discrete semiconductors, integrated circuits, integrated passive components,gold metallization, aluminum, copper, system in package, SIP, silicon printed circuit board, silicon PCB, ceramic substrates, chip on board, flip chip, chip and gold wire N-Channel: SMSLS831-03 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET same as Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 PDIP8 Linear Integrated Systems LS831 manufactured by Semiconix Semiconductor - Gold chip technology for known good N-Channel die, N-Channel flip chip, N-Channel die, wafer foundry for discrete semiconductors, integrated circuits and integrated passive components from Semiconix Semiconductor N-Channel: SMSLS831-03 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET same as Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 PDIP8 Linear Integrated Systems LS831 manufactured by Semiconix Semiconductor - Gold chip technology for known good N-Channel die, N-Channel flip chip, N-Channel die, wafer foundry for discrete semiconductors, integrated circuits and integrated passive components manufactured by Semiconix Semiconductor. Gold metallization for interconnections instead of aluminum or copper, for high reliability devices for system in package applications using silicon printed circuit boards, ceramic substrates or chip on board, assembled via flip chip or chip and wire. PDIP8 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831,SMSLS831-03,Dual,,N-Channel, gold,chip,goldchip,gold chip technology, known good die, flip chip, bare die, wafer foundry, discrete semiconductors, integrated circuits, integrated passive components,gold metallization, aluminum, copper, system in package, SIP, silicon printed circuit board, silicon PCB, ceramic substrates, chip on board, flip chip, chip and gold wire REGISTER-LOGIN PRODUCTS CROSS REFERENCE INVENTORY REQUEST QUOTE ORDER ONLINE SITE MAP semiconix semiconductor - where the future is today - gold chip technology SMSLS831-03 - BARE DIE GOLD CHIP TECHNOLOGY™ ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET FEATURES APPLICATIONS N-Channel JFET Transistor - BARE DIE High input impedance High Gain High transconductance Low noise Low value of gate to drain capacitance High reliability bare die Gold metallization RoHS compliant, Lead Free Compatible with chip and wire assemblies High Input Impedance Amplifier Low-Noise Amplifier Differential Amplifier Constant Current Source Analog Switch or Gate Voltage Controlled Resistor Instrumentation, medical and sensor applications Chip on Board System in package SIP Hybrid Circuits SMSLS831-03 LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET - PRODUCT DESCRIPTION The junction field effect transistor in its simplest form is essentially a voltage controlled resistor. The resistive element is usually a bar of silicon. For an N-channel JFET this bar is an N-type material sandwiched between two layers of P-type material. The two layers of P-type material are electrically connected together and are called the gate. One end of the N-type bar is called the source and the other is called the drain. Current is injected into the channel from the source terminal, and collected at the drain terminal. The interface region of the P- and the N-type materials forms a P-N junction. Since the Gate junction is reverse biased and because there is no minority carrier contribution to the flow through the device, the input impedance is extremely high. The control element for the JFET comes from depletion of charge carriers from the n-channel. When the Gate is made more negative, it depletes the majority carriers from a larger depletion zone around the gate. This reduces the current flow for a given value of Source-to-Drain voltage. Modulating the Gate voltage modulates the current flow through the device. N-Channel JFET Transistors BD series products available in die form are ideal for high reliability hybrid circuits and multi chip module applications. HIGH RELIABILITY BARE DIE AND SYSTEM IN PACKAGE - SHORT APPLICATION NOTE COB (Chip on Board) and SiP (System-in-Package) are integrating proven mature products in bare die of mixed technologies i.e. Si, GaAs, GaN, InP, passive components, etc that cannot be easily implemented in SOC (System-on-Chip) technology. COB and SiP have small size footprint, high density, shorter design cycle time, easier to redesign and rework, use simpler and less expensive assembly process. For extreme applications the bare die has to withstand also harsh environmental conditions without the protection of a package. KGD, Known Good Die concept is no longer satisfactory if the die cannot withstand harsh environmental conditions and degrades. Standard semiconductor devices supplied by many manufacturers in bare die are build with exposed aluminum pads that are extremely sensitive to moisture and corrosive components of the atmosphere. Semiconix has reengineered industry standard products and now offers known good die for bare die applications with gold interconnection and well-engineered materials that further enhance the die reliability. Semiconix also offers Silicon Printed Circuit Board technology with integrated passive components as a complete high reliability SIP solution for medical, military and space applications. See AN-SMX-001 DISCRETE SEMICONDUCTORS MANUFACTURING PROCESS Discrete semiconductors are manufactured using Semiconix in house high reliability semiconductor manufacturing processes. All semiconductor devices employ precision doping via ion implantation, silicon nitride junction passivation, platinum silicided contacts and gold interconnect metallization for best performance and reliability. MNOS capacitors, Tantalum Nitride TaN or Sichrome SiCr thin film resistors are easily integrated with discrete semiconductors on same chip to obtain standard and custom complex discrete device solutions. ABSOLUTE MAXIMUM RATINGS @ 25 °C (unless otherwise stated) Parameter Symbol Value Unit Storage Temperature TSTG -65 to +150 °C Operating Junction Temperature TJ -55 to +150 °C Power Dissipation PD 40 mW Gate Forward Current -Igf 10 mA Gate Reverse Current -IG 10 mA Gate to Drain or Source Voltage -VGSS 40 V Drain to Source Voltage -VDSO 40 V Electrical Characteristics* TC = 25°C unless otherwise noted Name Symbol Test Conditions Value Unit Min. Typ. Max Drift vs. Temperature |ΔVGS1-2/ΔT|max. VDG=10V, ID=30mA,TA=-55°C to +125°C 10 mV/°C Offset Voltage |VGS1-2|max. VDG=10V, ID=30mA 25 mV Breakdown Voltage BVGSS VDS=0 ID=1nA 40 60 V Gate-to-Gate Breakdown BVGGO IG=1nA ID=0 IS=0 40 V Transconductance Mismatch |Yfs1-2/Yfs| VDG=10V ID=30mA,f=1KHz 1 5 % Drain Current Full Conduction IΔSS VDS=10V,VGS=0 60 400 1000 mA Drain Current,Mismatch at Full Conduction |IΔSS1-2/IΔSS| VDG=10V VGS=0 2 5 % Gate Voltage,Pinchoff VGS(off)orVP VDS=10V ID=1nA 0.6 2 4.5 V Gate Voltage,Operating Range VGS VDS=10V ID=30mA 4 V Gate Current Operating -IG VDG=10V ID=30mA 0.1 pA Gate Current Operating -IG VDG=10V ID=30mA TA=+125°C 0.1 nA Gate Current,At Full Conduction -IGSS VDG=10V ID=30mA 0.2 pA Gate Current,High Temperature -IGSS VGS=20V VDS=0,TA=+125°C 0.5 nA Gate-to-Gate Leakage IGGO VGG=20V 1 pA Transconductance Full Conduction Yfss VDG=10V VGS=0 f=1kHz 70 300 500 mmho Transconductance Typical Operation Yfs VDG=10V ID=30mA,f=1KHz 50 100 200 mmho Output Conductance,Full Operation YOSS VDG=10V,VGS=0 5 mmho Output Conductance, Operating YOS VDG=10V,ID=30mA 0.5 mmho Common Mode Rejection,-20 log |DVGS1-2/DVDS| CMR DVDS=10to 20V, ID=30mA 90 dB Common Mode Rejection,-20 log |DVGS1-2/DVDS| CMR DVDS=5 to 10V, ID=30mA 90 dB Common Source Input Capacitance Ciss VDG=10V,ID=5mA,f=1MHz 3 pF Reverse Transfer capacitance Crss VDG=10V,ID=5mA,f=1MHz 1.5 pF Drain to Drain Capacitance CΔΔ VDG=10V,ID=30mA 0.1 pF Noise Figure NF VDG=10V,VGS=0,RG=10MW,f=100Hz,NBW=6Hz 1 dB Equivalent Input Noise Voltage en VDG=10V,ID=30mA,f=10kHz,NBW=1Hz 20 70 nV/√Hz 1. These ratings are limiting values above which the serviceability of any semiconductor may be impaired. SPICE MODEL Spice model pending. CROSS REFERENCE PARTS: Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 GENERAL DIE INFORMATION Substrate Thickness [mils] Die size [mils] Bonding pads Backside metallization Silicon 6±1 22x20±2 Pad metal is TiW/Au, 4µm±1 thick, 99.99% electroplated gold with TiW barrier. Custom metallization available upon request. P/N Metal Die attach process -BD0 Au/Si Au/Si eutectic -BD1 Ti/Pd/Au AuSn,AuGe -BD2 Ti/Pt/Au AuSn,AuGe -BD3 Ti/Ni/Au Soft Solder SAC -BD4 Ti/Pt/AuSn AuSn eutectic LAYOUT / DIMENSIONS / PAD LOCATIONS Actual die layout may vary SMSLS831-03 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET SMSLS831-03 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET LAYOUT PENDING SMSLS831-03 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET SEMICONDUCTOR ASSEMBLY PROCESS - SHORT APPLICATION NOTE Semiconix standard bare die components are designed for thermosonic GOLD wire bonding and AuSi eutectic die attach. For AuSn or AuGe die attach process, Ti/Pt/Au or Ti/Pd/Au are recommended backside metallization. For soft solder die attach, backside metallization may be any of Ti/Ni/Au, Ti/Pt/Au, Ti/Pd/Au. For silver filled conductive epoxy die attach, AuSi as well as Ti/Ni/Au, Ti/Pt/Au, Ti/Pd/Au may be used. In general, after die attach, prior to wire bonding operation an oxygen RF plasma clean operation is recommended. IMPORTANT NOTE: Aluminum wire should not be used with gold pads due to potential reliability problem known as purple plague. Same it applies to Aluminum bonding pads with gold wire! In the transition from SnPb solder to lead free and RoHS compliant packaging and assembly processes the reflow temperature has increased in some cases from 180°C to 220°C. This may cause an increase of the rate of formation of gold aluminum intermetallic compounds that are brittle and are conducive to increased contact resistance and or bond failure. See Application note AN-SMX-000. STANDARD PRODUCTS ORDERING INFORMATION SMS P/N WAFFLE PACKS QUANTITY U/P($) FILM FRAME MIN QUANTITY U/P($) SMSLS831-03-BD -WP 10000 -FF 19000 SMSLS831-03-BD -WP 50000 -FF 95000 PRICES - Listed prices are only for standard products, available from stock. Inventory is periodically updated. List prices for other quantities and tolerances are available on line through Instant Quote. For standard products available from stock, there is a minimum line item order of $550.00. No rights can be derived from pricing information provided on this website. Such information is indicative only, for budgetary use only and subject to change by SEMICONIX SEMICONDUCTOR at any time and without notice. LEAD TIMES - Typical delivery for standard products is 4-6 weeks ARO. For custom devices consult factory for an update on minim orders and lead times. CONTINOUS SUPPLY - Semiconix guarantees continuous supply and availability of any of its standard products provided minimum order quantities are met. CUSTOM PRODUCTS - For custom products sold as tested, bare die or known good die KGD, there will be a minimum order quantity MOQ. Dice are 100% functional tested, visual inspected and shipped in antistatic waffle packs. For high volume and pick and place applications, dice are also shipped on film frame -FF. For special die level KGD requirements, different packaging or custom configurations, contact sales via CONTACTS page. SAMPLES - Samples are available only for customers that have issued firm orders pending qualification of product in a particular application. ORDERING - Semiconix accepts only orders placed on line by registered customers. On line orders are verified, accepted and acknowledged by Semiconix sales department in writing. Accepted orders are non cancelable binding contracts. SHIPING - Dice are 100% functional tested, visual inspected and shipped in antistatic waffle packs. For high volume and pick and place applications, dice are also shipped on film frame -FF. INSTANT QUOTE Semiconix P/N Quantity E-mail DISCLAIMER - SEMICONIX has made every effort to have this information as accurate as possible. However, no responsibility is assumed by SEMICONIX for its use, nor for any infringements of rights of third parties, which may result from its use. SEMICONIX reserves the right to revise the content or modify its product line without prior notice. SEMICONIX products are not authorized for and should not be used within support systems, which are intended for surgical implants into the body, to support or sustain life, in aircraft, space equipment, submarine, or nuclear facility applications without the specific written consent. HOME PRODUCT TREE PACKAGES PDF VERSION SEARCH SEMICONIX SEMICONDUCTOR www.semiconix-semiconductor.com Tel:(408)986-8026 Fax:(408)986-8027 SEMICONIX SEMICONDUCTOR Last updated:January 01, 1970 Display settings for best viewing: Current display settings: Page hits: 17 Screen resolution: 1124x864 Screen resolution: Total site visits: 315182 Color quality: 16 bit Color quality: bit © 1990-2009 SEMICONIX SEMICONDUCTOR All rights reserved. No material from this site may be used or reproduced without permission.

REGISTER-LOGIN PRODUCTS CROSS REFERENCE INVENTORY REQUEST QUOTE ORDER ONLINE SITE MAP

   
semiconix semiconductor - where the future is today - gold chip technology SMSLS831-03 - BARE DIE
GOLD CHIP TECHNOLOGY™ ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET

FEATURES APPLICATIONS N-Channel JFET Transistor - BARE DIE
High input impedance
High Gain
High transconductance
Low noise
Low value of gate to drain capacitance
High reliability bare die
Gold metallization
RoHS compliant, Lead Free
Compatible with chip and wire assemblies
High Input Impedance Amplifier
Low-Noise Amplifier
Differential Amplifier
Constant Current Source
Analog Switch or Gate
Voltage Controlled Resistor
Instrumentation, medical and sensor applications
Chip on Board
System in package SIP
Hybrid Circuits
SMSLS831-03 LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET

ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET - PRODUCT DESCRIPTION
The junction field effect transistor in its simplest form is essentially a voltage controlled resistor. The resistive element is usually a bar of silicon. For an N-channel JFET this bar is an N-type material sandwiched between two layers of P-type material. The two layers of P-type material are electrically connected together and are called the gate. One end of the N-type bar is called the source and the other is called the drain. Current is injected into the channel from the source terminal, and collected at the drain terminal. The interface region of the P- and the N-type materials forms a P-N junction. Since the Gate junction is reverse biased and because there is no minority carrier contribution to the flow through the device, the input impedance is extremely high. The control element for the JFET comes from depletion of charge carriers from the n-channel. When the Gate is made more negative, it depletes the majority carriers from a larger depletion zone around the gate. This reduces the current flow for a given value of Source-to-Drain voltage. Modulating the Gate voltage modulates the current flow through the device.
N-Channel JFET Transistors BD series products available in die form are ideal for high reliability hybrid circuits and multi chip module applications.

HIGH RELIABILITY BARE DIE AND SYSTEM IN PACKAGE - SHORT APPLICATION NOTE
COB (Chip on Board) and SiP (System-in-Package) are integrating proven mature products in bare die of mixed technologies i.e. Si, GaAs, GaN, InP, passive components, etc that cannot be easily implemented in SOC (System-on-Chip) technology. COB and SiP have small size footprint, high density, shorter design cycle time, easier to redesign and rework, use simpler and less expensive assembly process. For extreme applications the bare die has to withstand also harsh environmental conditions without the protection of a package. KGD, Known Good Die concept is no longer satisfactory if the die cannot withstand harsh environmental conditions and degrades. Standard semiconductor devices supplied by many manufacturers in bare die are build with exposed aluminum pads that are extremely sensitive to moisture and corrosive components of the atmosphere. Semiconix has reengineered industry standard products and now offers known good die for bare die applications with gold interconnection and well-engineered materials that further enhance the die reliability. Semiconix also offers Silicon Printed Circuit Board technology with integrated passive components as a complete high reliability SIP solution for medical, military and space applications. See AN-SMX-001

DISCRETE SEMICONDUCTORS MANUFACTURING PROCESS
Discrete semiconductors are manufactured using Semiconix in house high reliability semiconductor manufacturing processes. All semiconductor devices employ precision doping via ion implantation, silicon nitride junction passivation, platinum silicided contacts and gold interconnect metallization for best performance and reliability. MNOS capacitors, Tantalum Nitride TaN or Sichrome SiCr thin film resistors are easily integrated with discrete semiconductors on same chip to obtain standard and custom complex discrete device solutions.

ABSOLUTE MAXIMUM RATINGS @ 25 °C (unless otherwise stated)
Parameter Symbol Value Unit
Storage Temperature TSTG -65 to +150 °C
Operating Junction Temperature TJ -55 to +150 °C
Power Dissipation PD 40 mW
Gate Forward Current -Igf 10 mA
Gate Reverse Current -IG 10 mA
Gate to Drain or Source Voltage -VGSS 40 V
Drain to Source Voltage -VDSO 40 V

Electrical Characteristics* TC = 25°C unless otherwise noted
Name Symbol Test Conditions Value Unit
Min. Typ. Max
Drift vs. Temperature |ΔVGS1-2/ΔT|max. VDG=10V, ID=30mA,TA=-55°C to +125°C 10 mV/°C
Offset Voltage |VGS1-2|max. VDG=10V, ID=30mA 25 mV
Breakdown Voltage BVGSS VDS=0 ID=1nA 40 60 V
Gate-to-Gate Breakdown BVGGO IG=1nA ID=0 IS=0 40 V
Transconductance Mismatch |Yfs1-2/Yfs| VDG=10V ID=30mA,f=1KHz 1 5 %
Drain Current Full Conduction IΔSS VDS=10V,VGS=0 60 400 1000 mA
Drain Current,Mismatch at Full Conduction |IΔSS1-2/IΔSS| VDG=10V VGS=0 2 5 %
Gate Voltage,Pinchoff VGS(off)orVP VDS=10V ID=1nA 0.6 2 4.5 V
Gate Voltage,Operating Range VGS VDS=10V ID=30mA 4 V
Gate Current Operating -IG VDG=10V ID=30mA 0.1 pA
Gate Current Operating -IG VDG=10V ID=30mA TA=+125°C 0.1 nA
Gate Current,At Full Conduction -IGSS VDG=10V ID=30mA 0.2 pA
Gate Current,High Temperature -IGSS VGS=20V VDS=0,TA=+125°C 0.5 nA
Gate-to-Gate Leakage IGGO VGG=20V 1 pA
Transconductance Full Conduction Yfss VDG=10V VGS=0 f=1kHz 70 300 500 mmho
Transconductance Typical Operation Yfs VDG=10V ID=30mA,f=1KHz 50 100 200 mmho
Output Conductance,Full Operation YOSS VDG=10V,VGS=0 5 mmho
Output Conductance, Operating YOS VDG=10V,ID=30mA 0.5 mmho
Common Mode Rejection,-20 log |DVGS1-2/DVDS| CMR DVDS=10to 20V, ID=30mA 90 dB
Common Mode Rejection,-20 log |DVGS1-2/DVDS| CMR DVDS=5 to 10V, ID=30mA 90 dB
Common Source Input Capacitance Ciss VDG=10V,ID=5mA,f=1MHz 3 pF
Reverse Transfer capacitance Crss VDG=10V,ID=5mA,f=1MHz 1.5 pF
Drain to Drain Capacitance CΔΔ VDG=10V,ID=30mA 0.1 pF
Noise Figure NF VDG=10V,VGS=0,RG=10MW,f=100Hz,NBW=6Hz 1 dB
Equivalent Input Noise Voltage en VDG=10V,ID=30mA,f=10kHz,NBW=1Hz 20 70 nV/√Hz
1. These ratings are limiting values above which the serviceability of any semiconductor may be impaired.
SPICE MODEL
Spice model pending.
CROSS REFERENCE PARTS: Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831

GENERAL DIE INFORMATION
Substrate Thickness
[mils]
Die size
[mils]
Bonding pads Backside metallization
Silicon 6±1 22x20±2 Pad metal is TiW/Au, 4µm±1 thick, 99.99% electroplated gold with TiW barrier. Custom metallization available upon request.
P/N MetalDie attach process
-BD0Au/SiAu/Si eutectic
-BD1Ti/Pd/AuAuSn,AuGe
-BD2Ti/Pt/AuAuSn,AuGe
-BD3Ti/Ni/AuSoft Solder SAC
-BD4Ti/Pt/AuSnAuSn eutectic

LAYOUT / DIMENSIONS / PAD LOCATIONS
Actual die layout may vary
SMSLS831-03 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET SMSLS831-03 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET
LAYOUT PENDING
SMSLS831-03 Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831, Linear Integrated Systems LS831 Linear Integrated Systems LS831 ULTRA LOW LEAKAGE LOW DRIFT MONOLITHIC DUAL N-CHANNEL JFET

SEMICONDUCTOR ASSEMBLY PROCESS - SHORT APPLICATION NOTE
Semiconix standard bare die components are designed for thermosonic GOLD wire bonding and AuSi eutectic die attach. For AuSn or AuGe die attach process, Ti/Pt/Au or Ti/Pd/Au are recommended backside metallization.
For soft solder die attach, backside metallization may be any of Ti/Ni/Au, Ti/Pt/Au, Ti/Pd/Au.
For silver filled conductive epoxy die attach, AuSi as well as Ti/Ni/Au, Ti/Pt/Au, Ti/Pd/Au may be used.
In general, after die attach, prior to wire bonding operation an oxygen RF plasma clean operation is recommended.
IMPORTANT NOTE: Aluminum wire should not be used with gold pads due to potential reliability problem known as purple plague. Same it applies to Aluminum bonding pads with gold wire! In the transition from SnPb solder to lead free and RoHS compliant packaging and assembly processes the reflow temperature has increased in some cases from 180°C to 220°C. This may cause an increase of the rate of formation of gold aluminum intermetallic compounds that are brittle and are conducive to increased contact resistance and or bond failure. See Application note AN-SMX-000.

STANDARD PRODUCTS ORDERING INFORMATION

SMS P/N WAFFLE PACKS QUANTITY U/P($) FILM FRAME MIN QUANTITY U/P($)
SMSLS831-03-BD -WP 10000 -FF 19000
SMSLS831-03-BD -WP 50000 -FF 95000

PRICES - Listed prices are only for standard products, available from stock. Inventory is periodically updated. List prices for other quantities and tolerances are available on line through Instant Quote. For standard products available from stock, there is a minimum line item order of $550.00. No rights can be derived from pricing information provided on this website. Such information is indicative only, for budgetary use only and subject to change by SEMICONIX SEMICONDUCTOR at any time and without notice.
LEAD TIMES - Typical delivery for standard products is 4-6 weeks ARO. For custom devices consult factory for an update on minim orders and lead times.
CONTINOUS SUPPLY - Semiconix guarantees continuous supply and availability of any of its standard products provided minimum order quantities are met.
CUSTOM PRODUCTS - For custom products sold as tested, bare die or known good die KGD, there will be a minimum order quantity MOQ. Dice are 100% functional tested, visual inspected and shipped in antistatic waffle packs. For high volume and pick and place applications, dice are also shipped on film frame -FF. For special die level KGD requirements, different packaging or custom configurations, contact sales via CONTACTS page.
SAMPLES - Samples are available only for customers that have issued firm orders pending qualification of product in a particular application.
ORDERING - Semiconix accepts only orders placed on line by registered customers. On line orders are verified, accepted and acknowledged by Semiconix sales department in writing. Accepted orders are non cancelable binding contracts.
SHIPING - Dice are 100% functional tested, visual inspected and shipped in antistatic waffle packs. For high volume and pick and place applications, dice are also shipped on film frame -FF.

INSTANT QUOTE
Semiconix P/N Quantity E-mail    

DISCLAIMER - SEMICONIX has made every effort to have this information as accurate as possible. However, no responsibility is assumed by SEMICONIX for its use, nor for any infringements of rights of third parties, which may result from its use. SEMICONIX reserves the right to revise the content or modify its product line without prior notice. SEMICONIX products are not authorized for and should not be used within support systems, which are intended for surgical implants into the body, to support or sustain life, in aircraft, space equipment, submarine, or nuclear facility applications without the specific written consent.

HOME PRODUCT TREE PACKAGES PDF VERSION SEARCH

SEMICONIX SEMICONDUCTOR www.semiconix-semiconductor.com
Tel:(408)758-8694 Fax:(408)986-8027
SEMICONIX SEMICONDUCTOR
Last updated:July 06, 2009 Display settings for best viewing: Current display settings:
Page hits: 679 Screen resolution: 1124x864 Screen resolution:
Total site visits: 20803695 Color quality: 16 bit Color quality: bit
© 1990-2024 SEMICONIX SEMICONDUCTOR All rights reserved. No material from this site may be used or reproduced without permission.